# RENESAS

| R9A06G037     |  |
|---------------|--|
| PLC Modem LSI |  |

Datasheet R19DS0082EJ0110 Rev.1.10 Dec 16, 2020

| 1. | Over  | view   |                                | . 3 |
|----|-------|--------|--------------------------------|-----|
| 1  | .1    | Feat   | tures                          | . 3 |
| 1  | .2    | Syst   | tem configuration              | . 4 |
| ~  |       |        |                                | _   |
|    |       |        | ons                            |     |
|    | 2.1   |        | assignment                     |     |
| 2  | 2.2   |        | description                    |     |
|    | 2.2.1 |        | System clock & Reset           |     |
|    | 2.2.2 |        | BOOT I/F                       |     |
|    | 2.2.3 |        | GPIO I/F                       |     |
|    | 2.2.4 |        | DAC I/F                        |     |
|    | 2.2.5 |        |                                |     |
|    | 2.2.6 |        |                                |     |
|    | 2.2.7 |        | RX_PGA I/F                     |     |
|    | 2.2.8 |        | ADC I/F                        |     |
|    | 2.2.9 |        | Power/other                    |     |
|    | 2.2.1 | -      |                                |     |
|    | 2.2.1 | 1      | LSI TEST I/F                   | 10  |
| 3. | Func  | tion o | overview                       | 11  |
| 2  | 3.1   | Bloc   | k diagram                      | 11  |
| -  | 3.2   |        | A domain                       |     |
|    | 3.2.1 |        | ARM CM3                        |     |
|    | 3.2.2 |        | DMA                            |     |
|    | 3.2.3 |        | Memory                         |     |
|    | 3.2.4 |        | AES encription and decription  |     |
|    | 3.2.5 |        | CRC                            |     |
|    | 3.2.6 | i      | Timer                          |     |
|    | 3.2.7 |        | WDT                            | 12  |
|    | 3.2.8 |        | System control (SYSC)          | 12  |
|    | 3.2.9 | )      | GPIO                           | 12  |
| 3  | 3.3   | DSF    | odomain                        | 13  |
|    | 3.3.1 |        | DSP                            | 13  |
|    | 3.3.2 |        | DMA                            | 13  |
|    | 3.3.3 | 5      | Memory                         | 13  |
|    | 3.3.4 |        | Timer                          | 13  |
|    | 3.3.5 | ,      | Watch Dog Timer (WDT)          | 13  |
| 3  | 8.4   | AFE    | (Analog Front End) domain      | 13  |
|    | 3.4.1 |        | DAC                            | 13  |
|    | 3.4.2 |        | TX_LPF                         |     |
|    | 3.4.3 |        | TX_PGA                         |     |
|    | 3.4.4 |        | RX_PGA                         |     |
|    | 3.4.5 |        | ADC                            |     |
|    | 3.4.6 | i      | Received signal level detector | 14  |
| 3  | 8.5   | Reg    | ulator                         | 14  |

| R9A06G037                            | PLC Modem LSI |
|--------------------------------------|---------------|
| 3.5.1 DC-DC                          | 14            |
| 3.5.2 LDO                            | 14            |
| 3.6 Clock supply mode                | 15            |
| 4. Electrical characteristics        | 16            |
| 4.1 Absolute Maximum Rating          | 16            |
| 4.2 Recommended Operating conditions | 17            |
| 4.3 Reset and Power Up/Down Sequence |               |
| 4.3.1 Reset Sequence                 |               |
| 4.3.2 Power Up/Down Sequence         |               |
| 4.3.3 System clock Timing            | 19            |
| 4.4 DC Characteristics               |               |
| 4.5 AC Characterstics                | 21            |
| 4.5.1 UART                           | 21            |
| 4.5.2 SerialROM                      | 21            |
| 4.5.3 Current consumption            |               |
| 4.6 Analog block characteristic      |               |
| 4.6.1 DC Characteristics             |               |
| 4.6.2 Performance Characteristics    |               |
| 4.7 Zero-crossing Detection          |               |
| 5. Package outline                   | 27            |
| 6. Part number                       |               |
| 7. Appendix                          | 29            |



# 1. Overview

R9A06G037 is a high performance NB-PLC (Narrow Band Power Line Communication) modem LSI. R9A06G037 integrates a high performance DSP core and a MCU core (ARM® Cortex<sup>™</sup>-M3). The DSP core mainly handles PLC PHY layer protocol and the ARM core handles the upper layer protocol. R9A06G037 can support a variety of PLC protocols such as G3-PLC (Cenelec, ARIB and FCC), PRIME and many others.

## 1.1 Features

- High performance DSP
  - > Handles PLC PHY layer and other real time operations
  - > 276MHz maximum clock frequency
  - > 128KB of instruction RAM and 128KB of data RAM
  - > Dedicated instructions for Vitervi, read Solomon and others
- MCU(ARM® Cortex<sup>™</sup>-M3)
  - > Handls PLC MAC layer and upper layer operation
  - > 138 MHz maximum clock frequency
  - > 512KB of RAM
  - > AES128 encryption and decryption hardware engine
  - CRC hardware engine
- 16KB of shared memory
- Analog Front End circuit
- ≻ DAČ
  - ♦ 12MHz, 12bit
  - Tx filter
    - ♦ 3rd order filter
    - $\diamond$  ~ 150KHz for Cenelec and 600KHz for ARIB and FCC cutoff frequency
  - Rx variable amplifier

    - ♦ Auto Gain Control controlled by DSP
  - ≻ ADC
    - $\diamond \quad {\sf Delta-sigma type of ADC}$
    - ♦ 11bits ENOB
- Programmable and Multiplexed General-Purpose Input/Output (GPIO) Pins
- UART(2ch), CSI(2ch), IIC, Serial-ROM-IF(Single/Dual/Quad), PWM(2ch) and GPIO(16)
- Integrated regulator
  - ♦ 3.3V input and 1.1V output
- Power Supply Voltage: 3.3V
- PKG : 64-pin QFN, 9mm x 9mm, 0.5mm pitch
- Operating Temperature
  - → -40 to +85°C



## 1.2 System configuration

R9A06G037 provides outstanding communication performance and the most cost-effective solution over PLC networks. Fig. 1.1 shows a system configuration example of R9A06G037.



Fig. 1.1 R9A06G037 sytem configuration example with single ended analog input and differential ended

R9A06G037

# 2. Pin functions

## 2.1 Pin assignment

Fig.2.1 shows the pin assignment of R9A06G037.



Fig. 2.1 Pin assignment

RENESAS

## 2.2 Pin description

## 2.2.1 System clock & Reset

| Pin name | I/O | BUFTYPE    | Pin<br>No | Functions                                                                                                                |
|----------|-----|------------|-----------|--------------------------------------------------------------------------------------------------------------------------|
| X1       | I   | _          | 22        | External X'tal oscillator input,<br>f=16MHz.<br>When use as external clock input<br>mode(BOOT1=LOW),connect to<br>GND.   |
| X2       | O/I | _          | 23        | External X'tal oscillator output<br>%When use as external clock input<br>mode(BOOT1=LOW), X2 is clock<br>input terminal. |
| RESETB   | I   | Schmitt/PU | 31        | System Reset with an internal pullup resister                                                                            |

PU: With a 50K  $\Omega$  internal pullup resister

## 2.2.2 BOOT I/F

| Pin name | I/O | BUFTYPE | Pin<br>No | Functions                                                                                                                                                                                                                                                                                       |
|----------|-----|---------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOOT0    | Ι   | PU      | 38        | •Boot mode selection with an internal<br>pullup resister<br>BOOT0=High $\rightarrow$ UART_S-IF<br>BOOT0=Low $\rightarrow$ SROM-IF<br>$\frac{UART_S-IF}{RXD:GPIO0}$ TXD:GPIO1<br>$\frac{SROM-IF}{SIO1/MISO :GPIO3}$ SSB :GPIO4<br>SCK :GPIO5<br>SIO0/MOSI :GPIO6<br>(SIO2:GPIO7)<br>(SIO3:GPIO8) |
| BOOT1    | I   | PU      | 39        | <ul> <li>Clock operation mode selection<br/>with an internal pullup resister</li> <li>BOOT1=High: Oscillation mode</li> <li>BOOT1=Low : External clock input<br/>mode</li> </ul>                                                                                                                |

PU: With a 50K  $\Omega$   $\,$  internal pullup resister  $\,$ 

## 2.2.3 GPIO I/F

| Pin name | I/O | BUFTYPE                       | Pin<br>No | Functions                          |
|----------|-----|-------------------------------|-----------|------------------------------------|
| GPIO0    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 41        | ·General-purpose input/output [0]  |
| GPIO1    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 42        | ·General-purpose input/output [1]  |
| GPIO2    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 43        | ·General-purpose input/output [2]  |
| GPIO3    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 45        | ·General-purpose input/output [3]  |
| GPIO4    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 46        | ·General-purpose input/output [4]  |
| GPIO5    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 47        | ·General-purpose input/output [5]  |
| GPIO6    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 48        | ·General-purpose input/output [6]  |
| GPIO7    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 49        | ·General-purpose input/output [7]  |
| GPIO8    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 50        | ·General-purpose input/output [8]  |
| GPIO9    | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 51        | ·General-purpose input/output [9]  |
| GPIO10   | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 52        | ·General-purpose input/output [10] |
| GPIO11   | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 53        | ·General-purpose input/output [11] |
| GPIO12   | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 55        | ·General-purpose input/output [12] |
| GPIO13   | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 56        | ·General-purpose input/output [13] |
| GPIO14   | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 57        | ·General-purpose input/output [14] |
| GPIO15   | I/O | B-4/6/8/12mA<br>Schmitt/PU/PD | 58        | ·General-purpose input/output [15] |

PD: With a 50K  $\Omega$  internal pulldown resister / PU: With a 50K  $\Omega$  internal pullup resister Default buffer type is 8mA/PU (with 50K  $\Omega$  internal pullup resister). The function of each GPIO can be selected from UART, CSI, IIC, Serial-ROM-IF (Single/Dual/Quad), PWM or GPIO.

### 2.2.4 DAC I/F

| Pin name | I/O | BUFTYPE | Pin<br>No | Functions          |
|----------|-----|---------|-----------|--------------------|
| DACREF   | -   | Analog  | 61        | Bypass capacitance |
| DACOUT   | 0   | Analog  | 63        | DAC output signal  |

### 2.2.5 TX\_LPF I/F

| Pin name  | I/O | BUFTYPE | Pin<br>No | Functions                |
|-----------|-----|---------|-----------|--------------------------|
| TXLPFINP  | I   | Analog  | 64        | TX_LPF input signal (+)  |
| TXLPFINN  | -   | Analog  | 1         | TX_LPF input signal (-)  |
| TXLPFOUTN | 0   | Analog  | 3         | TX_LPF output signal (+) |
| TXLPFOUTP | 0   | Analog  | 4         | TX_LPF output signal (+) |

## 2.2.6 TX\_PGA I/F

| Pin name  | I/O | BUFTYPE | Pin<br>No | Functions                |
|-----------|-----|---------|-----------|--------------------------|
| TXPGAINP  | _   | Analog  | 5         | TX_PGA input signal (+)  |
| TXPGAINN  | -   | Analog  | 6         | TX_PGA input signal (-)  |
| TXPGAOUTN | 0   | Analog  | 8         | TX_PGA output signal (-) |
| TXPGAOUTP | 0   | Analog  | 9         | TX_PGA output signal (+) |

### 2.2.7 RX\_PGA I/F

| Pin name   | I/O | BUFTYPE | Pin<br>No | Functions                |
|------------|-----|---------|-----------|--------------------------|
| RXPGA1INP  | -   | Analog  | 10        | RX_PGA input signal (+)  |
| RXPGA1INN  | _   | Analog  | 11        | RX_PGA input signal (-)  |
| RXPGA2OUTN | 0   | Analog  | 13        | RX_PGA output signal (-) |
| RXPGA2OUTP | 0   | Analog  | 14        | RX_PGA output signal (+) |

### 2.2.8 ADC I/F

| Pin name | I/O | BUFTYPE | Pin<br>No | Functions            |
|----------|-----|---------|-----------|----------------------|
| ADCINP   | I   | Analog  | 15        | ADC input signal (+) |
| ADCINN   | I   | Analog  | 16        | ADC input signal (-) |

## 2.2.9 Power/other

| Pin name  | I/O | BUFTYPE | Pin<br>No                  | Functions                                                                                      |
|-----------|-----|---------|----------------------------|------------------------------------------------------------------------------------------------|
| DVDD33    | I   | _       | 24<br>36<br>44<br>54<br>59 | IO buffer power supply 3.3V                                                                    |
| VDD33DD1  | I   | Analog  | 32                         | DC-DC control power supply 3.3V                                                                |
| VDD33DD2  |     | Analog  | 33                         | DC-DC drive power supply 3.3V                                                                  |
| DVDD11    | I   | -       | 21<br>35<br>40<br>60       | Internal core power supply 1.1V                                                                |
| DVOUT11   | ο   | Analog  | 34                         | DC-DC power output (3.3V PWM)<br>[1.1V can be generated with an<br>external LC filter circuit] |
| GND       | -   | _       | -                          | Common GND %back face(ePAD)                                                                    |
| AVDD33TX1 | I   | Analog  | 62                         | DAC analog power supply 3.3V                                                                   |
| AVDD33TX2 | I   | Analog  | 2                          | TX_LPF analog power supply3.3V                                                                 |
| AVDD33TX3 | I   | Analog  | 7                          | TX_PGA analog power supply 3.3V                                                                |
| AVDD33LDO | I   | Analog  | 20                         | LDO analog power supply 3.3V                                                                   |
| LDOOUT11  | 0   | Analog  | 19                         | LDO power output 1.1V                                                                          |
| AVDD33RX1 | I   | Analog  | 12                         | RX_PGA analog power supply 3.3V                                                                |
| AVDD11ADC | I   | Analog  | 17                         | ADC analog power supply 1.1V                                                                   |
| AVDD11PLL | I   | Analog  | 18                         | PLL analog power supply 1.1V                                                                   |
| AVDD33TX1 | I   | Analog  | 62                         | DAC analog power supply 3.3V                                                                   |

### 2.2.10 Debug I/F

R9A06G037 incorporates two-wire serial mode (SWD) dedicated for JTAG and ARM as debugging IF.

| Pin name | I/O | BUFTYPE             | Pin<br>No | Functions                                                                                  |  |  |  |
|----------|-----|---------------------|-----------|--------------------------------------------------------------------------------------------|--|--|--|
| ТСК      | I   | PU                  | 25        | JTAG Clock (SWDCLK)                                                                        |  |  |  |
| TRST     | I   | PU                  | 29        | JTAG Reset (NA)                                                                            |  |  |  |
| TMS      | I   | PU                  | 26        | JTAG Test Mode (SWD)                                                                       |  |  |  |
| TDI      | I   | PU                  | 28        | JTAG input Data (NA)                                                                       |  |  |  |
| TDO      | ο   | 4/6/8/12mA<br>PU/PD | 27        | JTAG output Data (SWV)<br>Default: $8mA/PU$ with $50K \Omega$<br>internal pull up resister |  |  |  |
| TICE     | I   | PU                  | 30        | JTAG selection<br>H: ARM CM3 (Default)<br>L: DSP                                           |  |  |  |

PD: With a 50K  $\Omega$  internal pulldown resister. / PU: With a 50K  $\Omega$  internal pullup resister.

### 2.2.11 LSI TEST I/F

| Pin name | I/O | BUFTYPE | Pin<br>No | Functions                                                                                                        |
|----------|-----|---------|-----------|------------------------------------------------------------------------------------------------------------------|
| TEST     | I   | PD      | 37        | LSI TEST selection<br>Connect to GND via a resistor.<br>$(1K\Omega \sim 5.1K\Omega)$ during normal<br>operation. |

PD: With a 50K  $\Omega$  internal pulldown resister.



# 3. Function overview

## 3.1 Block diagram

Fig. 3.1 shows the block diagram of R9A06G037. R9A06G037 inegrates ARM domain, DSP domain and AFE domain. It also has built-in shared memory, GPIO and regulator.



Fig. 3.1 R9A06G037 block diagram



## 3.2 ARM domain

#### 3.2.1 ARM CM3

R9A06G037 integrates ARM® Cortex<sup>™</sup>-M3. Maximum operational clock frequency is 138MHz. The range of clock frequency is from 4.3MHz to 138MHz. The clock is generated by system clock controller and can be changed dynamically.

#### 3.2.2 DMA

The DMA that is integrated in ARM domain can support 4-channel DMA requests. Each transfer size can be set to ranging from 1 to 128bytes.

#### 3.2.3 Memory

ARM domain includes 512Kbytes of RAM. ARM® Cortex<sup>™</sup>-M3 in ARM domain can also access the shared 16KB RAM in DSP domain for communicatin between ARM domain and DSP domain.

#### 3.2.4 AES encription and decription

ARM domain has an AES encryption and decryption function that supports 128bits key length. The function has three operation modes (ECB, CBC and CCM).

#### 3.2.5 CRC

ARM domain integrates a CRC computation hardware core. The CRC computation hardware core supports 4 modes (CRC32, CRC16-ITU, CRC1-IBM and CRC8).

#### 3.2.6 Timer

ARM domain has a timer block with 9 channel 32bits counter. Timer interval can be set to a value from 1 to 4,294,967,296 (32bit timers) using a selected clock frequency. When the timer is equal to the value of the compare register, interrupt can be generated.

#### 3.2.7 WDT

ARM domain has a Watch Dog Timer composed of the counter in 32bits. Alarm is asserted in every cycle that was set to the counter of WDT. After the first alarm is asserted, software does not clear WDT before the second asserting of alarm by the counter overflows so that WDT reset signal is generated.

#### 3.2.8 System control (SYSC)

ARM domain has the system controller (SYSC) that manages the clock frequency for each block and the reset control. The clock frequency can be changed dynamically. The clock frequency to DSP domain can be controlled by DSP.

#### 3.2.9 GPIO

The function of GPIO pins are selected from UART, CSI, IIC, Serial ROM-IF (Single/Dual/Quad), PWM or GPIO. DSP also accesses the GPIO pins.



## 3.3 DSP domain

### 3.3.1 DSP

DSP domain has a high performance DSP. The DSP supports a variety of hardware-based instructions for Viterbi, Read Solomon and other functions. The DSP can effectively realize various power line communication PHY layer with the hardware-based instructions. The maximum clock frequency of the DSP is 276MHz. The clock frequency can be changed from 4.3MHz to 276MHz dynamically. When the clock frequency is managed according to the load of the DSP, the power consumption can be optimized.

### 3.3.2 DMA

The DMA that is integrated in ARM domain can support 4-channel DMA requests. Each transfer size can be set to ranging from 1 to 128bytes.

#### 3.3.3 Memory

DSP domain includes 128KBytes of instruction RAM and 128KBytes of data RAM. DSP domain also includes 16KBytes of ROM for the communication between ARM® Cortex™-M3 and the DSP.

#### 3.3.4 Timer

DSP domain has a timer block with 9 channel 32bits counter. Timer interval can be set to a value from 1 to 4,294,967,296 (32bit timers) using a selected clock frequency. When the timer is equal to the value of the compare register, interrupt can be generated.

### 3.3.5 Watch Dog Timer (WDT)

DSP domain has a Watch Dog Timer composed of the counter in 32bits. Alarm is asserted in every cycle that was set to the counter of WDT. After the first alarm is asserted, software does not clear WDT before the second asserting of alarm by the counter overflows so that WDT reset signal is generated.

## 3.4 AFE (Analog Front End) domain

#### 3.4.1 DAC

Digital - Analog converter. Sampling frequency is 12MHz. Resolution is 12bits.

#### 3.4.2 TX\_LPF

Low Pass Filter that deletes the image signal from output of DAC. Cut off frequency is selectable from 150KHz for Cenelec and 600KHz for ARIB/FCC.

#### 3.4.3 TX\_PGA

Transmit Programable Gain Amplifier that can adjust ouput signal gain. The gain can be programmable with 3dB step from -3dB to +18dB.

#### 3.4.4 RX\_PGA

Receive Programable Amplifier that can adjust received signal gain. The gain can be programmable with 2dB step from -18dB to +60dB. DSP computes the received signal level optimization. DSP controls the gain of RX PGA based on the computation. Then, AGC (Auto Gain Control) that controls the amplitude of the recived signal automatically can be realized.

### 3.4.5 ADC

Delta-sigma type Analog-Digital converter. The maximum smapling frequency is 138MHz. SINAD≧68dB can be achieved in the PLC signal band less than 500KHz.

#### 3.4.6 Received signal level detector

Received signal level detector. It detects the received signal power level even though the the received signal is clipped at RX PGA. The detected level is selectable from -26dBm, -20dBm, or -14dBm.

## 3.5 Regulator

#### 3.5.1 DC-DC

Swithing DC-DC regulator. The regulator generates 1.1V power supply from 3.3V power supply. 1.1V power supply can be supplied to the digital circuit in R9A06G037.

### 3.5.2 LDO

Low Drop Off Series regulator. The regulator generates 1.1V power supply from 3.3V power supply. 1.1V power supply can be supplied to the digital circuit in R9A06G037.



# 3.6 Clock supply mode

R9A06G037 can choose a clock supply mode from "X1 oscillation mode" or "X2 external clock input mode" by BOOT1 terminal setting. When BOOT1 termial is open, "X1 oscillation mode" is chosen for LSI internal pullup register.

| BOOT1        | Clock mode                   | X1terminal                             | X2 terminal           |  |
|--------------|------------------------------|----------------------------------------|-----------------------|--|
| Open(Pullup) | X1 oscillation mode          | Connect crystal unit/ceramic resonator |                       |  |
| GND short    | X2 external clock input mode | GND short                              | External clock source |  |



Fig. 3.2 Clock supply mode



# 4. Electrical characteristics

## 4.1 Absolute Maximum Rating

| Parameter                      | Symbol    | Conditions                                                             | Rating                 | Unit |
|--------------------------------|-----------|------------------------------------------------------------------------|------------------------|------|
| Supply voltage                 |           | 1.1V                                                                   | -0.45 <b>~</b> +1.8    | V    |
| Supply voltage                 | VDD, AVDD | 3.3V -0.5 <b>~</b> +4.6                                                |                        | V    |
| Input/output<br>Voltages       | Vi/Vo     | V <sub>I</sub> /V <sub>O</sub> <v<sub>DD+0.5V -0.5<b>~</b>+4.6</v<sub> |                        | V    |
| Ouput current<br>(3.3V buffer) | lo        | 4mA/6mA/8mA/12mA                                                       | 9.28/13.92/18.56/23.20 | mA   |

#### Caution:

Product quality may be impaired if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, therefore, the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements.



# 4.2 Recommended Operating conditions

| Parameter                         | Symbol           | Conditions     | MIN. | TYP. | MAX.    | Unit |
|-----------------------------------|------------------|----------------|------|------|---------|------|
| Supply voltage                    | VDD              | 1.1V           | 1.0  | 1.1  | 1.2     | V    |
| (digital)                         | VDD              | 3.3V           | 3.0  | 3.3  | 3.6     | V    |
| Supply voltage                    | AVDD             | 1.1V           | 1.05 | 1.1  | 1.2     | V    |
| (analog)                          | AVDD             | 3.3V           | 3.0  | 3.3  | 3.6     | V    |
| Negative trigger<br>input voltage | V <sub>N</sub>   | 3.3V operation | 0.7  |      | 1.9     | V    |
| Positive trigger<br>input voltage | VP               | 3.3V operation | 0.9  |      | 2.1     | V    |
| Hysteresis Voltage                | V <sub>H</sub>   | 3.3V operation | 0.2  |      | 1.4     | V    |
| Low level input voltage           | VIL              | 3.3V operation | -0.3 |      | 0.8     | V    |
| High level input voltage          | VIH              | 3.3V operation | 2.0  |      | VDD+0.3 | V    |
| An input rise/ fall time          | t <sub>rid</sub> | -              | 0    |      | 200     | ns   |
| (data)                            | t <sub>fid</sub> | -              | 0    |      | 200     | ns   |
| An input rise/ fall time          | t <sub>ric</sub> | -              | 0    |      | 4       | ns   |
| (clock)                           | t <sub>fic</sub> | -              | 0    |      | 4       | ns   |
| An input rise/ fall time          | t <sub>ris</sub> | -              | 0    |      | 1       | ms   |
| (Schmidt)                         | t <sub>fis</sub> | -              | 0    |      | 1       | ms   |
| Operating ambient temperature     | Ta               |                | -40  |      | +85     | °C   |



## 4.3 Reset and Power Up/Down Sequence

### 4.3.1 Reset Sequence

Fig. 4.1 shows R9A06G037 reset sequence. Do not de-assert RESETB before keeping the low level for at least 1ms from the moment IO power supply reaches 0.9 IO\_VDD.



### 4.3.2 Power Up/Down Sequence

Fig. 4.2 shows the power up/down sequence. It is recommended that the time which elapses from the start of power-supply rise (either the internal or I/O power supply) until both power supplies are stabilized should be within 100ms, regardless of the order of power supply.

Power supply voltage is recommended to rise from 0.1 VDD to 0.9 VDD within 100ms.



## 4.3.3 System clock Timing

| Symbol         | Parameter                                              | MIN | TYP      | MAX | Units |
|----------------|--------------------------------------------------------|-----|----------|-----|-------|
| FXTALcyc       | X' tal mode: $X1/X2$ X' tal clock frequency            |     | 16 ±25pp | m   | MHz   |
| <b>F</b> EXcyc | External clock input mode: X2 input clock<br>frequency |     | 16 ±25pp | m   | MHz   |

## Clock timing







## 4.4 DC Characteristics

| Parameter                                | Symbol           | Conditions                      | MIN.        | TYP. | MAX.   | Unit |
|------------------------------------------|------------------|---------------------------------|-------------|------|--------|------|
| Output short circuit current<br>(Note 1) | I <sub>OS</sub>  | Vo=GND                          | -           | -    | -250   | mA   |
| Input leakage current                    | Ι <sub>ΙL</sub>  | Normal input<br>Vin=GND         | -           | -    | -5     | μA   |
|                                          | lι <sub>Η</sub>  | Normal input<br>Vin=IOVDD       | -           | -    | 5      | μA   |
|                                          | I <sub>PU</sub>  | Pull up resister<br>Vin=GND     | -46.2       | -    | -102.9 | μA   |
|                                          | I <sub>PD</sub>  | Pull down resister<br>Vin=IOVDD | 46.2        | -    | 102.9  | μA   |
| Output leakage current                   | I <sub>OZL</sub> | Vo=GND                          | -           | -    | -5     | μA   |
|                                          | I <sub>OZH</sub> | Vo=IOVDD                        | -           | -    | 5      | μA   |
| Low level output current                 | I <sub>OL</sub>  | VOL=0.4V<br>4mA/6mA/8mA/12mA    | 4/6/7.8/9.5 | -    | -      | mA   |
| High level output current                | I <sub>ОН</sub>  | VOH=2.4V<br>4mA/6mA/8mA/12mA    | 4/6/7.8/9.5 | -    | -      | mA   |
| Pull up resister                         | R <sub>pu</sub>  | Vin=GND                         | 35          | 50   | 65     | KΩ   |
| Pull down resister                       | $R_{pd}$         | Vin=IOVDD                       | 35          | 50   | 65     | KΩ   |
| Low level output voltage                 | V <sub>OL</sub>  | lol=0mA                         | -           | -    | 0.1    | V    |
| High level output voltage                | V <sub>OH</sub>  | loh=0mA                         | IOVDD-0.1   | -    | -      | V    |

DC Characteristics (VDD=3.3+/-0.3V, T<sub>a</sub> = -40~+85  $^{\circ}$ C)

Note1. Output short circuit time is 1 second or less and applies to only one termination of LSI.



## 4.5 AC Characterstics

### 4.5.1 UART

Fig. 4.4 shows UART timing chart.





### 4.5.2 SerialROM

Fig. 4.5 shows SerialROM timing chart.

| Latency 1 mode (Default)              |                                              |                                       |     |                                   |       |  |  |  |
|---------------------------------------|----------------------------------------------|---------------------------------------|-----|-----------------------------------|-------|--|--|--|
| Symbol                                | Parameter                                    | MIN                                   | TYP | MAX                               | Units |  |  |  |
| Fclk                                  | Clock frequency                              | 2.875<br>(Т <sub>SCK</sub> = 347.8ns) |     | 46<br>(Т <sub>SCK</sub> = 21.7ns) | MHz   |  |  |  |
| Т <sub>SCKH</sub> , Т <sub>SCKL</sub> | Clock high, low time                         | Т <sub>SCK</sub> х 0.45               |     | Т <sub>SCK</sub> х 0.55           | ns    |  |  |  |
| T <sub>DD</sub>                       | Output data (MI,MO,CS) valid time from clock | 0                                     |     | 5                                 | ns    |  |  |  |
| T <sub>DS</sub>                       | Input data (MI,MO) setup time                | 11                                    |     |                                   | ns    |  |  |  |
| Трн                                   | Input data (MI,MO) hold time                 | 1                                     |     |                                   | ns    |  |  |  |

| Latency | 2 mode   |  |
|---------|----------|--|
| Latonoy | E 111040 |  |

| Symbol          | Parameter                                    | MIN                                   | TYP | MAX                               | Units |
|-----------------|----------------------------------------------|---------------------------------------|-----|-----------------------------------|-------|
| Fclk            | Clock frequency                              | 2.875<br>(Т <sub>SCK</sub> = 347.8ns) |     | 69<br>(Т <sub>SCK</sub> = 14.5ns) | MHz   |
| TSCKH, TSCKL    | Clock high, low time                         | Т <sub>SCK</sub> x 0.45               |     | Т <sub>SCK</sub> х 0.55           | ns    |
| T <sub>DD</sub> | Output data (MI,MO,CS) valid time from clock | 0                                     |     | 5                                 | ns    |
| T <sub>DS</sub> | Input data (MI,MO) setup time                | 5                                     |     |                                   | ns    |
| Трн             | Input data (MI,MO) hold time                 | 1                                     |     |                                   | ns    |

#### Remark:

Latency 2 mode supports clock frequency up to 69MHz. However, the number of read cycle for serial data increases by one cycle compared to latency 1 mode.









## 4.5.3 Current consumption

| VDD   | MIN. | TYP. | MAX. | Unit |
|-------|------|------|------|------|
| VDD33 |      | 25   |      | mA   |
| VDD11 |      | 65   |      | mA   |

Condition: VDD33=3.3+/-0.3V, VDD11=1.1+/-0.1V,

Renesas reference board used, DSP=276MHz, receive mode with G3-Cenelec-A.

## 4.6 Analog block characteristic

### 4.6.1 DC Characteristics

| Pin<br>No. | Parameter            | Conditions | Symbol    | MIN  | TYP | MAX | Unit |
|------------|----------------------|------------|-----------|------|-----|-----|------|
| 2          | Power Supply Voltage |            | AVDD33TX2 | 3.0  | 3.3 | 3.6 | V    |
| 7          | Power Supply Voltage |            | AVDD33TX3 | 3.0  | 3.3 | 3.6 | V    |
| 20         | Power Supply Voltage |            | AVDD33LDO | 3.0  | 3.3 | 3.6 | V    |
| 12         | Power Supply Voltage |            | AVDD33RX1 | 3.0  | 3.3 | 3.6 | V    |
| 17         | Power Supply Voltage |            | AVDD11ADC | 1.05 | 1.1 | 1.2 | V    |
| 18         | Power Supply Voltage |            | AVDD11PLL | 1.0  | 1.1 | 1.2 | V    |
| 62         | Power Supply Voltage |            | AVDD33TX1 | 3.0  | 3.3 | 3.6 | V    |

### 4.6.2 Performance Characteristics

#### 4.6.2.1 Receiver block

#### (a) RX-PGA interface

| Parameter                             | Conditions                                        | Symbol             | MIN | TYP | MAX | Unit |
|---------------------------------------|---------------------------------------------------|--------------------|-----|-----|-----|------|
| Input voltage range                   | Differential                                      | Vi                 | 60u |     | 3.0 | Vp-p |
| Input Frequency                       |                                                   | F <sub>sig</sub>   | 30  |     | 500 | kHz  |
| Dynamic range<br>(Voltage gain range) |                                                   | DR                 |     | 78  |     | dB   |
| Gain adjustment step                  |                                                   | D <sub>STEP</sub>  |     | 2   |     | dB   |
| Input -1dB Compression                | G <sub>∨</sub> =-14dB,fsig=30kHz,<br>Differential | Pin 1dB            | 2.8 | 3.3 |     | Vр-р |
| Maximum Voltage Gain                  | f <sub>sig</sub> =500kHz                          | G <sub>V_max</sub> |     | 60  |     | dB   |
| Minimum Voltage Gain                  | f <sub>sig</sub> =500kHz                          | $G_{V\_min}$       |     | -18 |     | dB   |
| Input Impedance                       |                                                   | Zi                 |     | 1   |     | kΩ   |
| Output load Impedance                 |                                                   | $R_L$              |     | 20  |     | kΩ   |

#### (b) ADC interface

| Parameter           | Conditions   | Symbol           | MIN | TYP | MAX | Unit  |
|---------------------|--------------|------------------|-----|-----|-----|-------|
| Input voltage range | Differential | V <sub>sig</sub> |     |     | 800 | mVp-p |
| Input Frequency     |              | $F_{sig}$        |     |     | 500 | kHz   |
| Sampling frequency  |              | F <sub>CLK</sub> | -   | 138 | -   | MHz   |
| ENOB                |              | ENOB             | 11  | -   | -   | Bit   |
| SINAD               |              | SINAD            | 68  | -   | -   | dB    |
| Input Impedance     |              | Zi               |     | 20  |     | kΩ    |

#### 4.6.2.2 Transmit block

#### (a) DAC interface

| Parameter                       | Conditions                   | Symbol | MIN | TYP  | MAX    | Unit |
|---------------------------------|------------------------------|--------|-----|------|--------|------|
| Output voltage range            | Z <sub>L</sub> ≧10k <b>Ω</b> | Vo     |     | 1.30 |        | Vp-р |
| Sampling Frequency              |                              | Fclk   |     |      | 12     | MHz  |
| Resolution                      |                              | RES    | 12  |      |        | Bit  |
| Differential Nonlinearity (DNL) |                              | DNL    |     |      | +/-0.5 | LSB  |
| Integral Nonlinearity (INL)     |                              | INL    |     |      | +/-3.0 | LSB  |
| Output Load resistance          |                              | ZL     |     | 10   |        | KΩ   |

#### (b) TX-PGA interface

Normal drive mode

| Parameter                            | Conditions                                                         | Symbol             | MIN | TYP  | MAX | Unit |
|--------------------------------------|--------------------------------------------------------------------|--------------------|-----|------|-----|------|
| Input voltage range                  | Differential                                                       | VI                 |     | 1.30 |     | Vp-p |
| Input Frequency                      |                                                                    | <b>f</b> sig       | 10  |      | 500 | kHz  |
| Dynamic Range<br>(VoltageGain Range) |                                                                    | DR                 |     | 21   |     | dB   |
| Gain Control Step                    |                                                                    | D <sub>STEP</sub>  |     | 3    |     |      |
| Maximum Voltage Gain                 | f <sub>sig</sub> =500kHz, differential mode                        | $G_{v\_max}$       |     | 18   |     | dB   |
| Minimum Voltage Gain                 | f <sub>sig</sub> =500kHz, differential mode                        | G <sub>v_min</sub> |     | -3   |     | dB   |
| Output-1dB Compression               | $G_V$ =+6dB ,f <sub>sig</sub> =500kHz,Z <sub>L</sub> =390 $\Omega$ | P <sub>1</sub>     | 2   |      |     | Vp-p |
| Harmonic Distortion                  | Gv=+6dB, f <sub>sig</sub> =100kHz<br>V₁=0.45Vp-p, Z∟=390Ω          | HD                 | -65 | -70  |     | dBc  |
| Input Impedance                      |                                                                    | Zı                 |     | 5    |     | kΩ   |
| Output load Impedance                |                                                                    | ZL                 |     | 390  |     | Ω    |

High drive mode

| Parameter                            | Conditions   | Symbol            | MIN | TYP  | MAX | Unit |
|--------------------------------------|--------------|-------------------|-----|------|-----|------|
| Input voltage range                  | Differential | VI                |     | 1.30 |     | Vp-р |
| Input Frequency                      |              | f <sub>sig</sub>  | 10  |      | 500 | kHz  |
| Dynamic Range<br>(VoltageGain Range) |              | DR                |     | 21   |     | dB   |
| Gain Control Step                    |              | D <sub>STEP</sub> |     | 3    |     |      |



R9A06G037

PLC Modem LSI

| 11011000001            |                                                                                     |                |     |     | <br> |
|------------------------|-------------------------------------------------------------------------------------|----------------|-----|-----|------|
| Maximum Voltage Gain   | f <sub>sig</sub> =500kHz, differential mode                                         | $G_{v\_max}$   |     | 18  | dB   |
| Minimum Voltage Gain   | f <sub>sig</sub> =500kHz, differential mode                                         | $G_{v\_min}$   |     | -3  | dB   |
| Output-1dB Compression | $G_V$ =+3dB ,fsig=500kHz, Z <sub>L</sub> =50 $\Omega$                               | P <sub>1</sub> | 0.5 |     | Vp-p |
| Harmonic Distortion    | Gv=+3dB, f <sub>sig</sub> =100kHz,<br>V <sub>I</sub> =0.35Vp-p, Z <sub>L</sub> =50Ω | HD             | -60 | -70 | dBc  |
| Input Impedance        |                                                                                     | Zı             |     | 5   | kΩ   |
| Output load Impedance  |                                                                                     | ZL             |     | 50  | Ω    |

#### (c) TX-LPF interface

| Parameter              | Conditions            | Symbol | MIN | TYP | MAX | Unit |
|------------------------|-----------------------|--------|-----|-----|-----|------|
|                        | G3-CENELEC            | Е      |     | 150 |     | kHz  |
| Cutoff Frequency       | G3-ARIB/FCC           | Fc     |     | 600 |     | kHz  |
| Outband Attenuation    | 1.9MHz (G3-CENELEC)   | D      |     | -65 |     | dB   |
|                        | 11.5MHz (G3-ARIB/FCC) | Datte  |     | -75 |     | dB   |
| Output-1dB Compression |                       | P1     | 3   |     |     | Vp-p |

#### 4.6.2.3 Power Supply Regulator

#### (a) DC/DC

| Parameter           | Conditions | Symbol          | MIN | TYP | MAX | Unit |
|---------------------|------------|-----------------|-----|-----|-----|------|
| Output voltage      |            | Vo              | 1.0 | 1.1 | 1.2 | V    |
| Output load current |            | I <sub>OL</sub> |     |     | 240 | mA   |

#### (b) LDO

| Parameter           | Conditions | Symbol          | MIN  | TYP | MAX | Unit |
|---------------------|------------|-----------------|------|-----|-----|------|
| Output voltage      |            | Vo              | 1.05 | 1.1 | 1.2 | V    |
| Output load current |            | I <sub>OL</sub> |      |     | 30  | mA   |



## 4.7 Zero-crossing Detection

The phase detection function of various PLC protocols (G3-Cenelec/ARIB/FCC and PRIME1.3.6/ 1.4 etc.) is available by inputting the following Zero-crossing detection signal to GPIO2.



The rise time and fall times of the Zero-crossing detection signal including chattering time should be within 500us. After the rise of the signal, maintain a high level for 5ms or more. After the fall of the signal, maintain a low level for 5ms or more.



# 5. Package outline

| JEITA Package Code   | RENESAS Code | Previous Code | MASS [Typ.] |
|----------------------|--------------|---------------|-------------|
| P-HVQFN64-9 × 9-0.50 | PVQN0064KD-A | T64K8-50-BAS  | 0.21 g      |





DETAIL OF (A) PART

| Referrence | Dimensi | Dimension in Milimeters |       |  |  |  |
|------------|---------|-------------------------|-------|--|--|--|
| Symbol     | Min     | Nom                     | Max   |  |  |  |
| D          | 8,90    | 9,00                    | 9, 10 |  |  |  |
| E          | 8.90    | 9.00                    | 9.10  |  |  |  |
| Α          |         |                         | 0.90  |  |  |  |
| A1         |         |                         | 0,05  |  |  |  |
| b          | 0.18    | 0. 25                   | 0.30  |  |  |  |
| С          |         | 0. 200                  |       |  |  |  |
| e          | _       | 0.50                    |       |  |  |  |
| Lp         | 0,35    | 0, 40                   | 0,45  |  |  |  |
| х          | _       |                         | 0.10  |  |  |  |
| у          | _       |                         | 0.05  |  |  |  |
| D2         | 5,90    | 6,00                    | 6, 10 |  |  |  |
| E2         | 5,90    | 6,00                    | 6, 10 |  |  |  |

# 6. Part number

R9A06G037GNP#AA0



# 7. Appendix



#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.